DocumentCode :
2143176
Title :
Design of low energy, high performance synchronous and asynchronous 64-point FFT
Author :
Lee, William ; Vij, Vikas S. ; Thatcher, Anthony R. ; Stevens, Kenneth S.
Author_Institution :
University of Utah, USA
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
242
Lastpage :
247
Abstract :
A case study exploring multi-frequency design is presented for a low energy and high performance FFT circuit implementation. An FFT architecture with concurrent data stream computation is selected. An asynchronous and synchronous implementations for a 16-point and a 64-point FFT circuit were designed and compared for energy, performance and area. Both versions are structurally similar and are generated using similar ASIC CAD tools and flows. The asynchronous design shows a benefit of 2.4×, 2.4× and 3.2× in terms of area, energy and performance respectively over its synchronous counterpart. The circuit is further compared with other published designs and shows 0.4×, 4.8× and 32.4× benefit with respect to area, energy and performance.
Keywords :
Clocks; Computer architecture; Delays; Design automation; Pipelines; Synchronization; Asynchronous circuits; FFT; high performance; low energy digital; low power digital; synchronous circuits; synthesis; timing analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.062
Filename :
6513508
Link To Document :
بازگشت