Title :
A fault-tolerant structure for reliable multi-core systems based on hardware-software co-design
Author :
Xia, Bingbing ; Qiao, Fei ; Yang, Huazhong ; Wang, Hui
Author_Institution :
Dept of Electron. Eng., Tsinghua Univ., Beijing, China
Abstract :
To cope with the soft errors and make full use of the multi-core system, this paper gives an efficient fault-tolerant hardware and software co-designed architecture for multi-core systems. And with a not large number of test patterns, it will use less than 33% hardware resources compared with the traditional hardware redundancy (TMR) and it will take less than 50% time compared with the traditional software redundancy (time redundant).Therefore, it will be a good choice for the fault-tolerant architecture for the future high-reliable multi-core systems.
Keywords :
fault tolerant computing; hardware-software codesign; multiprocessing systems; system-on-chip; fault-tolerant structure; hardware redundancy; hardware-software codesign; reliable multicore systems; software redundancy; Built-in self-test; Circuits and systems; Computer architecture; Decoding; Fault tolerance; Fault tolerant systems; Hardware; Laboratories; Redundancy; Reliability engineering; Fault-tolerant; Hardware-software Co-design; Multi-core;
Conference_Titel :
Quality Electronic Design (ISQED), 2010 11th International Symposium on
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4244-6454-8
DOI :
10.1109/ISQED.2010.5450458