Title :
Test solution for data retention faults in low-power SRAMs
Author :
Zordan, L.B. ; Bosio, A. ; Dilillo, L. ; Girard, P. ; Todri, A. ; Virazel, A. ; Badereddine, N.
Author_Institution :
LIRMM - Université Montpellier II / CNRS, 161, rue Ada - 34095 Cedex 5, France
Abstract :
Low-power SRAMs embed mechanisms for reducing static power consumption. When the SRAM is not accessed during a long period, it switches into an intermediate low-power mode. In this mode, a voltage regulator is used to reduce the voltage supplied to the core-cells as low as possible without data loss. Thus, faulty-free behavior of the voltage regulator is crucial for ensuring data retention in core-cells when the SRAM is in low-power mode. This paper investigates the root cause of data retention faults due to voltage regulator malfunctions. This analysis is done under realistic conditions (i.e., industrial core-cells affected by process variations). Based on this analysis, we propose an efficient test flow for detecting data retention faults in low-power SRAMs.
Keywords :
Arrays; Power demand; Random access memory; Regulators; Resistance; Transistors; Voltage control; SRAM; low-power design; memory test; test algorithm;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
Print_ISBN :
978-1-4673-5071-6
DOI :
10.7873/DATE.2013.099