DocumentCode :
2144506
Title :
IO Standard Based Green Multiplexer Design and Implementation on FPGA
Author :
Pandey, Bishwajeet ; Aaseri, Rajendra ; Singh, D. ; Sweety, Balkishan Dabas
Author_Institution :
Indian Inst. of Inf. Technol., Gwalior, India
fYear :
2013
fDate :
27-29 Sept. 2013
Firstpage :
428
Lastpage :
431
Abstract :
In this work, we are using Stub Series Transistor Logic (SSTL) on the simplest VLSI circuit multiplexer and analyze the power dissipation with different class. Using SSTL15 in place of SSTL2_II_DCI, there is reduction of 304mW power i.e. 76.19% power reduction. Using HSTL_I_12 in place of HSTL_III_DCI_18, there is reduction of 157mW power i.e. 62.3% power reduction. HSTL and SSTL are IO standards taken under consideration. SSTL minimum power consumption is almost same as HSTL. But, the power dissipation of SSTL is 58.73% higher than HSTL, when we consider maximum power dissipation of both. Virtex-6 is an FPGA on which we implement this low power design. Xilinx ISE 14.1 is an ISE tool to design and synthesize multiplexer.
Keywords :
VLSI; field programmable gate arrays; low-power electronics; multiplexing equipment; standards; FPGA; HSTL_III_DCI_18; HSTL_I_12; IO standard; ISE tool; SSTL; Virtex-6; Xilinx ISE 14.1; green multiplexer design; low power design; power 304 mW; power consumption; power dissipation; simplest VLSI circuit multiplexer; stub series transistor logic; Field programmable gate arrays; Impedance; Power demand; Power dissipation; Power transmission lines; Reflection; Standards; FPGA; HSTL; IO Standard; IOs Power; Implementation; Leakage Power; Low Power; Netlist; RTL Schematic; SSTL; Synthesis; Technology Schematic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computational Intelligence and Communication Networks (CICN), 2013 5th International Conference on
Conference_Location :
Mathura
Type :
conf
DOI :
10.1109/CICN.2013.94
Filename :
6658029
Link To Document :
بازگشت