DocumentCode :
2144811
Title :
18 bit Delta-Sigma DAC in 0.18um CMOS process
Author :
Hongqin, Li ; Xiumin, Su
Author_Institution :
College of Electronic and Electrical Engineering, Shanghai University of Engineering Science, CHINA
fYear :
2010
fDate :
4-6 Dec. 2010
Firstpage :
3376
Lastpage :
3379
Abstract :
The Delta-Sigma Digital-to-Analog Converter ( Δ - Σ) is designed in Verilog HDL for stereo video system. This DAC supports 16-bit or 18-bit input data and includes an 8x digital interpolation filter followed by a 64x oversampled delta-sigma modulator. The modulator output controls the reference voltage input to analog low-pass filter. The architecture allows for adjustment of sample rate by changing the master clock frequency. This DAC is implemented in 0.18um CMOS process with the advantages of lower power consumption and higher performances demonstrated by chip test. It has been successfully used in practice.
Keywords :
Finite impulse response filter; Frequency modulation; Interpolation; Low pass filters; Switches; D/A Converter; Delta-Sigma; filter; oversample;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Information Science and Engineering (ICISE), 2010 2nd International Conference on
Conference_Location :
Hangzhou, China
Print_ISBN :
978-1-4244-7616-9
Type :
conf
DOI :
10.1109/ICISE.2010.5691093
Filename :
5691093
Link To Document :
بازگشت