DocumentCode :
2145466
Title :
Slack-based approach for peak power reduction during transition fault testing
Author :
Baby, Manu ; Sarathi, Vijay
Author_Institution :
Dubai Circuit Design, Dubai Silicon Oasis, United Arab Emirates
fYear :
2010
fDate :
22-24 March 2010
Firstpage :
577
Lastpage :
581
Abstract :
Peak power consumption during test for the low power devices is a major concern [2, 3, 4]. Excessive peak power may result in test failures of functionally good devices. Huge peaks in the instantaneous power consumption will result in high rates of change of current (di/dt) causing adverse noise effects like VDD-drop and ground-bounce [1, 2, 3, 4]. Also, a high frequency of occurrence of high di/dt may cause severe decrease in the reliability of the circuit [1]. Hence the process of testing low power devices must be peak power aware. This paper provides a method to minimize the peak power during speed capture phase by partitioning the nodes into two zones based on their timing slacks. One of the zones contains the timing-critical nodes, while the other contains the non timing-critical ones. Each zone may be split into multiple bins. Test patterns are generated independently for each bin, targeting the nodes belonging to that bin alone, thus reducing the size of the target set. It is very important that the peak power consumed by the test patterns for each bin in the timing-critical zone is well within the tolerable limit. The bins in the non timing-critical zone may be allowed to have peak power consumptions very close to the limit or even marginally higher because the large positive slacks on these nodes will make up for the extra delay through the cells caused by VDD-drop/ground-bounce. This approach allows the designer to have a better control over each pattern and also helps to minimize the effects of high peak power and high di/dt.
Keywords :
design for testability; logic testing; low-power electronics; VDD-drop-and-ground-bounce; adverse noise effect; low power device; peak power consumption; peak power reduction; slack-based approach; speed capture phase; timing-critical node; transition fault testing; Automatic test pattern generation; Circuit faults; Circuit testing; Clocks; Delay; Energy consumption; Flip-flops; Frequency; Test pattern generators; Timing; ATPG; DFT; at-speed test and power budget; capture cycle; power-aware test;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2010 11th International Symposium on
Conference_Location :
San Jose, CA
ISSN :
1948-3287
Print_ISBN :
978-1-4244-6454-8
Type :
conf
DOI :
10.1109/ISQED.2010.5450516
Filename :
5450516
Link To Document :
بازگشت