DocumentCode
2145753
Title
Breaking the energy Barrier in fault-tolerant caches for multicore systems
Author
Ampadu, Paul ; Zhang, Meilin ; Stojanovic, Vladimir
Author_Institution
Dept. of Electrical and Computer Engineering, University of Rochester, NY, 14627, USA
fYear
2013
fDate
18-22 March 2013
Firstpage
731
Lastpage
736
Abstract
Balancing cache energy efficiency and reliability is a major challenge for future multicore system design. Supply voltage reduction is an effective tool to minimize cache energy consumption, usually at the expense of increased number of errors. To achieve substantial energy reduction without degrading reliability, we propose an adaptive fault-tolerant cache architecture, which provides appropriate error control for each cache line based on the number of faulty cells detected at reduced supply voltages. Our experiments show that the proposed approach can improve energy efficiency by more than 25% and energy-execution time product by over 10%, while improving reliability up to 4X using Mean-Error-To-Failure (METF) metric, compared to the next-best solution at the cost of 0.08% storage overhead.
Keywords
Circuit faults; Computer architecture; Error correction; Error correction codes; Fault tolerance; Fault tolerant systems; Energy efficiency; VLSI; cache; fault tolerance; multicore;
fLanguage
English
Publisher
ieee
Conference_Titel
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location
Grenoble, France
ISSN
1530-1591
Print_ISBN
978-1-4673-5071-6
Type
conf
DOI
10.7873/DATE.2013.157
Filename
6513603
Link To Document