DocumentCode :
2146047
Title :
3D integration for power-efficient computing
Author :
Dutoit, Denis ; Guthmuller, E. ; Miro-Panades, Ivan
Author_Institution :
CEA-LETI, MINATEC Campus, 38000 Grenoble, France
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
779
Lastpage :
784
Abstract :
3D stacking is currently seen as a breakthrough technology for improving bandwidth and energy efficiency in multi-core architectures. The expectation is to solve major issues such as external memory pressure and latency while maintaining reasonable power consumption. In this paper, we show some advances in this field of research, starting with memory interface solutions as WIDEIO experience on a real chip for solving DRAM accesses issue. We explain the integration of a 512-bit memory interface in a Network-on-Chip multi-core framework and we show the performance we can achieve, these results being based on a 65nm prototype integrating 10µm diameter Through Silicon Vias. We then present the potentiality of new fine grain 3D stacking technology for power-efficient memory hierarchy. We expose an innovative 3D stacked multi-cache strategy aimed at lowering memory latency and external memory bandwidth requirements and thus demonstrating the efficiency of 3D stacking to rethink architectures for obtaining unequalled performances in power efficiency.
Keywords :
Bandwidth; Memory management; Power demand; Random access memory; Stacking; Three-dimensional displays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.166
Filename :
6513612
Link To Document :
بازگشت