DocumentCode :
2146356
Title :
Hybrid interconnect design for heterogeneous hardware accelerators
Author :
Pham-Quoc, Cuong ; Heisswolf, Jan ; Werner, Stephan ; Al-Ars, Zaid ; Becker, Jurgen ; Bertels, Koen
Author_Institution :
Delft University of Technology, Netherlands
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
843
Lastpage :
846
Abstract :
The communication infrastructure is one of the important components of a multicore system along with the computing cores and memories. A good interconnect design plays a key role in improving the performance of such systems. In this paper, we introduce a hybrid communication infrastructure using both the standard bus and our area-efficient and delay-optimized network on chip for heterogeneous multicore systems, especially hardware accelerator systems. An adaptive data communication-based mapping for reconfigurable hardware accelerators is proposed to obtain a low overhead and latency interconnect. Experimental results show that the proposed communication infrastructure and the adaptive data communication-based mapping achieves a speed-up of 2.4× with respect to a similar system using only a bus as interconnect. Moreover, our proposed system achieves a reduction of energy consumption of 56% compared to the original system.
Keywords :
Field programmable gate arrays; Hardware; Nickel; Ports (Computers); Standards; System-on-chip; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.178
Filename :
6513624
Link To Document :
بازگشت