DocumentCode :
2147182
Title :
Incorporating the impacts of workload-dependent runtime variations into timing analysis
Author :
Firouzi, Farshad ; Kiamehr, Saman ; Tahoori, Mehdi ; Nassif, Sani
Author_Institution :
Department of Computer Science and Engineering, Karlsruhe Institute of Technology, Germany
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
1022
Lastpage :
1025
Abstract :
In the nanometer era, runtime variations due to workload dependent voltage and temperature variations as well as transistor aging introduce remarkable uncertainty and unpredictability to nanoscale VLSI designs. Consideration of short-term and long-term workload-dependent runtime variations at design time and the interdependence of various parameters remain as major challenges. Here, we propose a static timing analysis framework to accurately capture the combined effects of various workload-dependent runtime variations happening at different time scales, making the link between system-level runtime effects and circuit-level design. The proposed framework is fully integrated with existing commercial EDA toolset, making it scalable for very large designs. We observe that for benchmark circuits, treating each aspect independently and ignoring their intrinsic interactions is optimistic and results in considerable underestimation of timing margin.
Keywords :
Delays; Integrated circuit modeling; Libraries; Logic gates; Runtime; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.213
Filename :
6513659
Link To Document :
بازگشت