Title :
Impact of T-gate stem height on parasitic gate delay time in InGaAs-HEMTs
Author :
Yoshida, Takafumi ; Kobayashi, Kaoru ; Otsuji, Taiichi ; Suemitsu, Tetsuya
Author_Institution :
Res. Inst. of Electr. Commun., Tohoku Univ., Sendai, Japan
Abstract :
We report an impact of the stem height of T-gate electrodes on the parasitic gate delay time in InGaAs high electron mobility transistors (HEMTs). Since T-gates with higher stem height make the parasitic gate capacitance smaller, the higher stem height is expected to minimize the parasitic gate delay. However, a systematic study using the devices with different height in the stems of T-gates reveals that the parasitic gate delay decreases with the parasitic gate capacitance only at a drain voltage around the knee voltage and it becomes less sensitive to the parasitic capacitance by the T-gate when the device is operated in the deep saturation region at high drain bias voltage. This result suggests a design strategy for T-gate electrodes so that the tradeoff between the gate resistance and gate capacitance must be considered seriously in the devices for low-voltage applications, while one has more freedom to use the T-gate electrode with a large head in the devices for high-voltage applications.
Keywords :
III-V semiconductors; delays; electrodes; gallium arsenide; high electron mobility transistors; indium compounds; HEMT; InGaAs; T-gate electrodes; T-gate stem height; deep saturation region; gate resistance; high electron mobility transistors; parasitic gate capacitance; parasitic gate delay time; Delays; Electrodes; HEMTs; Logic gates; MODFETs; Parasitic capacitance;
Conference_Titel :
Solid-State Device Research Conference (ESSDERC), 2013 Proceedings of the European
Conference_Location :
Bucharest
DOI :
10.1109/ESSDERC.2013.6818832