DocumentCode :
2148394
Title :
Active power-gating-induced power/ground noise alleviation using parasitic capacitance of on-chip memories
Author :
Wang, Xuan ; Xu, Jiang ; Zhang, Wei ; Wu, Xiaowen ; Ye, Yaoyao ; Wang, Zhehui ; Nikdast, Mahdi ; Wang, Zhe
Author_Institution :
Department of Electronic and Computer Engineering, The Hong Kong University of Science and Technology, Hong Kong
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
1221
Lastpage :
1224
Abstract :
By integrating multiple processing units and memories on a single chip, multiprocessor system-on-chip (MPSoC) can provide higher performance per energy and lower cost per function to applications with growing complexity. In order to maintain the power budget, power gating technique is widely used to reduce the leakage power. However, it will introduce significant power/ground (P/G) noises, and threat the reliability of MPSoCs. With significant area, power and performance overheads, traditional methods rely on reinforced circuits or fixed protection strategies to reduce P/G noises caused by power gating. In this paper, we propose a systematic approach to actively alleviating P/G noises using the parasitic capacitance of on-chip memories through sensor network on-chip (SENoC). We utilize the parasitic capacitance of on-chip memories as dynamic decoupling capacitance to suppress P/G noises and develop a detailed Hspice model for related study. SENoC is developed to not only monitor and report P/G noises but also coordinate processing units and memories to alleviate such transient threats at run time. Extensive evaluations show that compared with traditional methods, our approach saves 11.7% to 62.2% energy consumption and achieves 13.3% to 69.3% performance improvement for different applications and MPSoCs with different scales. We implement the circuit details of our approach and show its low area and energy consumption overheads.
Keywords :
Energy consumption; Noise; Parasitic capacitance; Reliability; Switches; System-on-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.253
Filename :
6513699
Link To Document :
بازگشت