DocumentCode :
2148563
Title :
Thermomechanical stress-aware management for 3D IC designs
Author :
Zou, Qiaosha ; Zhang, Tao ; Kursun, Eren ; Xie, Yuan
Author_Institution :
The Pennsylvania State University, USA
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
1255
Lastpage :
1258
Abstract :
The thermomechanical stress has been considered as one of the most challenging problems in three-dimensional integration circuits (3D ICs), due to the thermal expansion coefficient mismatch between the through-silicon vias (TSVs) and silicon substrate, and the presence of elevated thermal gradients. To address the stress issue, we propose a thorough solution that combines design-time and run-time techniques for the relief of thermomechanical stress and the associated reliability issues. A sophisticated TSV stress-aware floorplan policy is proposed to minimize the possibility of wafer cracking and interfacial delamination. In addition, the run-time thermal management scheme effectively eliminates large thermal gradients between layers. The experimental results show that the reliability of 3D design can be significantly improved due to the reduced TSV thermal load and the elimination of mechanical damaging thermal cycling pattern.
Keywords :
Stress; Thermal analysis; Thermal loading; Thermal management; Three-dimensional displays; Through-silicon vias;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.260
Filename :
6513706
Link To Document :
بازگشت