DocumentCode :
2150163
Title :
Optimizing time-to-digital converter architecture for successive approximation time measurements
Author :
Koscielnik, Dariusz ; Miskowicz, Marek ; Szyduczynski, Jakub ; Rzepka, Dominik
Author_Institution :
Dept. of Electron., AGH Univ. of Sci. & Technol., Kraków, Poland
fYear :
2013
fDate :
3-3 Oct. 2013
Firstpage :
1
Lastpage :
8
Abstract :
The paper is focused on the discussion of various variants of time-to-digital converter architectures for successive approximation time measurements (SA-TDC) realized strictly in the time domain. First, the revision of feedforward type architectures presented in previous works is carried out including propositions of optimized configurations that reduce the complexity of hardware blocks. Second, the feedback-based architecture for SA-TDCs is introduced where decisions in each conversion steps is taken by a single digital block. Furthermore, several versions of SA-TDC feedback-based architecture optimized in terms of compensation of logic propagation delays, removing redundancy of programmable delay lines and increasing energy efficiency are proposed.
Keywords :
approximation theory; circuit feedback; compensation; delay lines; feedforward; time-digital conversion; time-domain analysis; SA-TDC; digital block; feedback-based architecture; feedforward type architectures; hardware blocks; logic propagation delays; programmable delay lines; successive approximation time measurements; time domain; time-to-digital converter architectures; Approximation methods; Computer architecture; Delay lines; Delays; Latches; Microprocessors; Propagation delay; successive approximation algorithm; system architecture; time-to-digital converter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Time-to-Digital Converters (NoMe TDC), 2013 IEEE Nordic-Mediterranean Workshop on
Conference_Location :
Perugia
Print_ISBN :
978-1-4799-1184-4
Type :
conf
DOI :
10.1109/NoMeTDC.2013.6658239
Filename :
6658239
Link To Document :
بازگشت