DocumentCode :
2150910
Title :
The Pure Zigzag Model for routing in a NoC
Author :
Sebastian, Joseph ; Sharma, Gopal
Author_Institution :
Dept. of Electr. Eng., Banaras Hindu Univ., Varanasi, India
fYear :
2012
fDate :
21-22 March 2012
Firstpage :
922
Lastpage :
926
Abstract :
The billion-transistor era of application-specific semiconductor chips will technologically be entered within a very short period of time. The chips, which has a wide application domain faces demanding changes in its design due to the huge complexity of systems and increasing design productivity gap. Interconnection networks may be used instead of global wiring structures so that it provides a more compact and modular design, but apart from the high speed computing cores, it provides an efficient and reliable communication mechanism in the modern day processors. Here packets are used to communicate with the system modules. The routing algorithm used should be able to deliver the packets to the modules by handling the network congestion efficiently and with minimum packet latency.
Keywords :
application specific integrated circuits; integrated circuit design; integrated circuit interconnections; network routing; network-on-chip; NoC; application-specific semiconductor chips; billion-transistor era; interconnection networks; modular design; pure Zigzag model; routing; wiring structures; Adaptation models; Computational modeling; Glass; Nickel; Tornadoes; Networks-on-chip; Systems-on-Chip; deadlock; mesh; wormhole routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing, Electronics and Electrical Technologies (ICCEET), 2012 International Conference on
Conference_Location :
Kumaracoil
Print_ISBN :
978-1-4673-0211-1
Type :
conf
DOI :
10.1109/ICCEET.2012.6203774
Filename :
6203774
Link To Document :
بازگشت