DocumentCode :
2151307
Title :
Design & implementation of floating point ALU on a FPGA processor
Author :
Prashanth, B.U.V. ; Kumar, Pattem Ashok ; Sreenivasulu, G.
Author_Institution :
S.V. Univ., Tirupati, India
fYear :
2012
fDate :
21-22 March 2012
Firstpage :
772
Lastpage :
776
Abstract :
In this paper, the implementation of DSP modules such as a floating point ALU are presented and designed. The design is based on high performance FPGA “Cyclone II” and implementation is done after functional and timing simulation. The simulation tool used is ModelSim. The tool for synthesis and implementation is Quartus II. The experimental results shows the functional and timing analysis for all the DSP modules carried out using high performance synthesis software from Altera.
Keywords :
digital signal processing chips; field programmable gate arrays; floating point arithmetic; logic design; Altera; Cyclone II; DSP; FPGA processor; ModelSim; Quartus II; floating point ALU; timing analysis; Agricultural machinery; Field programmable gate arrays; Adder; Floating point ALU; divider; multiplier; subs tractor;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing, Electronics and Electrical Technologies (ICCEET), 2012 International Conference on
Conference_Location :
Kumaracoil
Print_ISBN :
978-1-4673-0211-1
Type :
conf
DOI :
10.1109/ICCEET.2012.6203790
Filename :
6203790
Link To Document :
بازگشت