DocumentCode :
2151416
Title :
On reconfigurable Single-Electron Transistor arrays synthesis using reordering techniques
Author :
Chiang, Chang-En ; Tang, Li-Fu ; Wang, Chun-Yao ; Huang, Ching-Yi ; Chen, Yung-Chih ; Datta, Suman ; Narayanan, Vijaykrishnan
Author_Institution :
Department of Computer Science, National Tsing Hua University, Hsinchu, Taiwan, R.O.C.
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
1807
Lastpage :
1812
Abstract :
Power consumption has become one of the primary challenges in meeting Moore´s law. Fortunately, Single-Electron Transistor (SET) at room temperature has been demonstrated as a promising device for extending Moore´s law due to its ultra low power consumption during operation. An automated mapping approach for the SET architecture has been proposed recently for facilitating design realization. In this paper, we propose an enhanced approach consisting of variable reordering, product term reordering, and mapping constraint relaxation techniques to minimizing the area of mapped SET arrays. The experimental results show that our enhanced approach, on average, saves 40% in area and 17% in mapping time compared to the state-of-the-art approach for a set of MCNC and IWLS 2005 benchmarks.
Keywords :
Benchmark testing; Boolean functions; Data structures; Educational institutions; Fabrics; Image edge detection; Logic gates;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.362
Filename :
6513808
Link To Document :
بازگشت