DocumentCode :
2151434
Title :
A complex BPF with on chip auto-tuning architecture for low-IF receivers
Author :
Chen, Fangxiong ; Lin, Min ; Jia, Hailong ; Shi, Yin
Author_Institution :
Inst. of Semicond., Chinese Acad. of Sci., Beijing, China
fYear :
2008
fDate :
20-23 Oct. 2008
Firstpage :
1665
Lastpage :
1668
Abstract :
A 3rd order complex band-pass filter (BPF) with auto-tuning architecture is proposed in this paper. It is implemented in 0.18 ¿m standard CMOS technology. The complex filter is centered at 4.092 MHz with bandwidth of 2.4 MHz. The in-band 3rd order harmonic input intercept point (IIP3) is larger than 19 dBm, with 50 ¿ as the source impedance. The input referred noise is about 80 ¿Vrms. The RC tuning is based on binary search algorithm (BSA) with tuning accuracy of 3%. The chip area of the tuning system is 0.28×0.22 mm2, less than 1/8 of that of the main-filter which is 0.92×0.59 mm2. After tuning is completed, the tuning system will be turned off automatically to save power and to avoid interference. The complex filter consumes 2.6 mA with a 1.8 V power supply.
Keywords :
UHF integrated circuits; VHF amplifiers; band-pass filters; radio receivers; CMOS technology; RC tuning; band-pass filter; bandwidth 2.4 MHz; binary search algorithm; chip auto-tuning architecture; complex filter; current 2.6 mA; frequency 4.092 MHz; in-band 3rd order harmonic input intercept point; low-IF receivers; resistance 50 ohm; size 0.18 mum; source impedance; voltage 1.8 V; Band pass filters; Bandwidth; CMOS technology; Capacitors; Circuit optimization; Frequency; Low pass filters; Resistors; Tuning; Voltage; BPF; CMOS; auto-tuning; complex filter;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
Type :
conf
DOI :
10.1109/ICSICT.2008.4734872
Filename :
4734872
Link To Document :
بازگشت