DocumentCode :
2151651
Title :
Equalization techniques for high-speed serial interconnect transceivers
Author :
Wang, Hui ; Cheng, Yuhua
Author_Institution :
Shanghai Res. Inst. of Microelectron. (SHRIME), Peking Univ., Peking, China
fYear :
2008
fDate :
20-23 Oct. 2008
Firstpage :
1589
Lastpage :
1592
Abstract :
In this paper, the equalization techniques for high-speed interconnect transceivers are discussed. Serial interconnect transceivers have been widely adopted for its high data transfer rate, low cost, good noise immunity and low EMI. Signal SNR can be severely degraded by transmission channel. Effects due to channel impairments and tradeoffs among different equalization techniques are discussed in the paper. Implementation examples of key building blocks for high-speed serial transceiver in deep sub-micron CMOS logic process are also introduced.
Keywords :
CMOS integrated circuits; equalisers; integrated circuit interconnections; transceivers; EMI; channel equalization techniques; deep sub-micron CMOS logic process; high-speed serial interconnect transceivers; noise immunity; transmission channel; Backplanes; Bandwidth; Clocks; Degradation; Equalizers; Frequency response; Impedance; LAN interconnection; Transceivers; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
Type :
conf
DOI :
10.1109/ICSICT.2008.4734880
Filename :
4734880
Link To Document :
بازگشت