DocumentCode :
2152206
Title :
A synchronous algorithm of network coding with hardware logic
Author :
Jiang Li ; Yining Li ; Hui Li ; Zhipu Zhu ; Huayu Zhang ; Fuxing Chen
Author_Institution :
Shenzhen Key Lab of Cloud Computing Technology & Application, Shenzhen Graduate School, Peking University, China, 518055
fYear :
2012
fDate :
4-5 July 2012
Firstpage :
82
Lastpage :
87
Abstract :
This paper presents an efficient hardware prototype for network coding (NC). First, a packet synchronization mechanism is introduced to settle the problem of packet arriving mismatch between different incoming channels. Then a high-speed lookup-table-based circuit is designed to perform dot product over Galois Field, which forms the basic calculation unit of NC operation. Taking the speed advantage of FPGA hardware, this prototype is able to perform network coding operations within several hundred nanoseconds. Thus further studies and emulations on NC are able to be carried out upon this platform in the real network scenario.
Keywords :
Galois Field; hardware; network coding; synchronization;
fLanguage :
English
Publisher :
iet
Conference_Titel :
ICT and Energy Efficiency and Workshop on Information Theory and Security (CIICT 2012), Symposium on
Conference_Location :
Dublin
Electronic_ISBN :
978-1-84919-547-8
Type :
conf
DOI :
10.1049/cp.2012.1867
Filename :
6513839
Link To Document :
بازگشت