DocumentCode :
2152976
Title :
A VLSI structural optimization method and workflow based on synthesis frequency inflexion
Author :
Chungan Peng ; Ying Li ; Xiaoxin Cui ; Xixin Cao ; Yu, Dunshan
Author_Institution :
Soc Lab., Peking Univ., Beijing, China
fYear :
2008
fDate :
20-23 Oct. 2008
Firstpage :
1897
Lastpage :
1900
Abstract :
A synthesis frequency inflexion phenomenon of VLSI synthesis process is discussed, and then a VLSI structural optimization method with its workflow based on the analysis of synthesis frequency infrexion and register insertion is proposed. Registers are usually used for sequential synchronization and increasing maximum operating frequency, but in this issue, they are utilized to avoid excessively high combinational logic expenditure. In the H.264 macroblock-level SAD tree case, 50.6% improvement in speed is achieved at the expense of 2.9% increment in area. This method contains no complex algorithm, but exhibits good operability and generality. It is very suitable and useful for complicated VLSI structural design and/or their critical path optimization.
Keywords :
VLSI; integrated circuit design; H.264 macroblock-level SAD tree; VLSI structural optimization method; register insertion; synthesis frequency inflexion; Circuit synthesis; Clocks; Design optimization; Digital integrated circuits; Frequency synthesizers; Hardware; Integrated circuit synthesis; Optimization methods; Registers; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
Type :
conf
DOI :
10.1109/ICSICT.2008.4734930
Filename :
4734930
Link To Document :
بازگشت