DocumentCode :
2153006
Title :
Integrate custom layout with ASIC back-end design flow for high performance datapath design
Author :
Wang, Wei ; Ashkar, Marwan ; GU, Yanke ; Hou, Ligang ; Wuchen Wu
Author_Institution :
VLSI & Syst. Lab., Beijing Univ. of Technol., Beijing, China
fYear :
2008
fDate :
20-23 Oct. 2008
Firstpage :
1901
Lastpage :
1904
Abstract :
A method to integrate custom layout with ASIC back-end flow for high performance datapath design is introduced in this paper. It combines custom physical design techniques with conventional standard-cell based timing-driven back-end design flow. The results of two subchip design cases using this method for datapath circuits and implemented based on Fujitsu 90 nm process are presented, achieving advantages such as high area utilization, good speed, and low power consumption while ensuring timing continuous convergence.
Keywords :
application specific integrated circuits; integrated circuit design; ASIC back-end design flow; custom layout; datapath circuits; high performance datapath design; standard-cell based timing-driven back-end design flow; subchip design; Application specific integrated circuits; Design methodology; Laboratories; Logic arrays; Logic design; Pipelines; Process design; Radio frequency; Timing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
Type :
conf
DOI :
10.1109/ICSICT.2008.4734931
Filename :
4734931
Link To Document :
بازگشت