DocumentCode :
2153179
Title :
Design and analysis of on-chip router
Author :
Liu, Cheng ; Xiao, Liyi ; Fu, Fangfa
Author_Institution :
Micro-Electron. Center, Harbin Inst. of Technol., Harbin, China
fYear :
2008
fDate :
20-23 Oct. 2008
Firstpage :
1835
Lastpage :
1838
Abstract :
Network-on-chip (NoC), one of the most promising interconnection schemes for complex SoC design, presents large design space. Because the influence of different parameters on the performance of the NoC varies significantly, it is desirable to analyze and understand specific effect of these parameters on the overall performance in order to provide NoC designers guidelines to optimize their plans. In this paper, we mainly focus on the router design parameters on both system level including traffic pattern, network topology and routing algorithm, and architecture level including arbitration algorithm and buffer mechanism. At last, we analyze the resource consumption of the router and propose possible approaches to reduce the cost.
Keywords :
circuit optimisation; integrated circuit design; integrated circuit interconnections; logic design; network routing; network-on-chip; NoC; circuit optimisation; complex SoC design interconnection schemes; network-on-chip; on-chip router; resource consumption; router design parameters; Algorithm design and analysis; Delay; Network topology; Network-on-a-chip; Power system interconnection; Routing; Space technology; Switches; Telecommunication traffic; Traffic control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
Type :
conf
DOI :
10.1109/ICSICT.2008.4734937
Filename :
4734937
Link To Document :
بازگشت