DocumentCode :
2153209
Title :
A core-based multi-function security processor with GALS Wrapper
Author :
Cao, Dan ; Han, Jun ; Zeng, Xiao-Yang ; Lu, Shi-ting
Author_Institution :
State-Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
fYear :
2008
fDate :
20-23 Oct. 2008
Firstpage :
1839
Lastpage :
1842
Abstract :
The security processor proposed in this paper is composed by multiple cryptographic cores. And due to the use of embedded DMA and data burst transfer, the processor can act as a bus master. This architecture improves the efficiency of system bus and reduces the burden of host CPU. Additionally, the proposed processor is connected to the system bus via a GALS Wrapper. Thus, high throughput can be achieved by using faster clock than the host CPU utilizes. On the other hand, the clock of the security processor can also be slowed down if the low power application is desired.
Keywords :
cryptography; embedded systems; microprocessor chips; GALS wrapper; bus master; core based multifunction security processor; data burst transfer; embedded DMA; multiple cryptographic cores; Application specific integrated circuits; Clocks; Cryptographic protocols; Data security; Elliptic curve cryptography; Hardware; Power system security; System buses; Throughput; Transmitters;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
Type :
conf
DOI :
10.1109/ICSICT.2008.4734938
Filename :
4734938
Link To Document :
بازگشت