DocumentCode :
2153738
Title :
Application of circuit-level hot-carrier reliability simulation to memory design
Author :
Lee, Peter M. ; Seo, Tsuyoshi ; Ise, Kiyoshi ; Hiraishi, Atsushi ; Nagashima, Osamu ; Yoshida, Shoji
Author_Institution :
Semicond. & IC Div., Hitachi Ltd., Tokyo, Japan
fYear :
1997
fDate :
5-8 May 1997
Firstpage :
27
Lastpage :
30
Abstract :
We have applied hot-carrier circuit-level simulation to entire circuits of a few thousand to over 12 K transistors using a simple but accurate degradation model for reliability verification of actual memory products. Previous published applications were small scale (few tens of transistors or individual circuit blocks) or for experimental purposes. By applying simulation to entire circuits, areas with worst degradation are not missed due to simulating only certain circuit blocks. Varying degradation depending upon actual products make accurate total-circuit simulation a crucial part of the early design process as technology advances into the deep sub-micron high clock rate regime
Keywords :
circuit analysis computing; hot carriers; integrated circuit design; integrated circuit reliability; integrated memory circuits; circuit-level hot-carrier reliability simulation; degradation model; memory design; Analytical models; Circuit analysis; Circuit simulation; Clocks; Degradation; Hot carriers; Integrated circuit modeling; Predictive models; Ring oscillators; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1997., Proceedings of the IEEE 1997
Conference_Location :
Santa Clara, CA
Print_ISBN :
0-7803-3669-0
Type :
conf
DOI :
10.1109/CICC.1997.606578
Filename :
606578
Link To Document :
بازگشت