DocumentCode :
2154162
Title :
A novel linear histogram BIST for ADC
Author :
Ren, Jianguo ; Feng, Jianhua ; Ye, Hongfei
Author_Institution :
Key Lab. of Microelectron. Devices & Circuits, Peking Univ., Peking, China
fYear :
2008
fDate :
20-23 Oct. 2008
Firstpage :
2099
Lastpage :
2102
Abstract :
This paper proposes a novel histogram BIST scheme for ADC static testing. For a monotonic ADC, the out codes have an approximate stair-like proportional relationship to the input signal. Based on this property, a space decomposition technique is proposed to reduce the testing time. By utilizing this technique, ADC¿s static parameters can be estimated in shorter testing time with low hardware overhead. The availability of proposed histogram BIST scheme has been verified by simulation and the test results have been compared with those obtained from Verigy SOC 93000.
Keywords :
analogue-digital conversion; built-in self test; logic testing; linear histogram BIST scheme; monotonic ADC static testing; space decomposition technique; stair-like proportional relationship; Analytical models; Built-in self-test; Circuit faults; Circuit testing; Computational modeling; Hardware; Histograms; Laboratories; Microelectronics; Parameter estimation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
Type :
conf
DOI :
10.1109/ICSICT.2008.4734981
Filename :
4734981
Link To Document :
بازگشت