Title :
Differential power analysis and differential fault attack resistant AES algorithm and its VLSI implementation
Author :
Zhao, Jia ; Han, Jun ; Zeng, Xiaoyang ; Li, Liang ; Deng, Yunsong
Author_Institution :
State-Key Lab. of ASIC & Syst., Fudan Univ., Shanghai, China
Abstract :
This paper proposes an AES algorithm against both differential power analysis and differential fault analysis and its hardware implementation. This new algorithm emphasizes the feature of defending hardware against two kinds of side-channel attack simultaneously. Since the modified AES algorithm is much more complex than the original one, this paper exploits low hardware cost architecture to realize it. Furthermore, a pipelined structure is adopted to achieve high throughput. Simulations show that this architecture can protect hardware against both differential power analysis and differential fault attack. Synthesis result demonstrates that this design achieves adequately high data throughput with low hardware cost.
Keywords :
VLSI; cryptography; differential analysers; fault simulation; AES algorithm; VLSI implementation; advance encryption standards; differential fault analysis; differential fault attack resistant; differential power analysis; pipelined structure; Algorithm design and analysis; Application specific integrated circuits; Costs; Cryptography; Doped fiber amplifiers; Equations; Hardware; Information analysis; Throughput; Very large scale integration;
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
DOI :
10.1109/ICSICT.2008.4735012