Title :
A synthesis tool for a tile-based heterogeneous FPGA
Author :
Zhang, Kun ; Yu, Hongmin ; Chen, Stanley L. ; Liu, Zhongli
Author_Institution :
Inst. of Semicond., Chinese Acad. of Sci., Beijing, China
Abstract :
A multi-mode logic cell architecture in a tile-based heterogeneous FPGA is proposed, and a logic synthesis tool, called Vsyn, based on this architecture is presented. The logic cell architecture design and its synthesis tool development are strongly influencing each other. Any feature or parameter from one needs to be fully exercised and verified on the other. In this paper, we presented experimental results based MCNC benchmarks to show that the integration of the synthesis tool and the FPGA architecture can achieve high performance in the targeted FPGA applications. In addition, Vsyn can also target embedded special-purpose macros for the heterogeneous FPGA.
Keywords :
field programmable gate arrays; logic analysers; MCNC benchmarks; Vsyn tool; logic cell architecture design; logic synthesis tool; tile-based heterogeneous FPGA; Boolean functions; Circuit synthesis; Field programmable gate arrays; Logic circuits; Logic design; Multiplexing; Programmable logic arrays; Read-write memory; Routing; Table lookup;
Conference_Titel :
Solid-State and Integrated-Circuit Technology, 2008. ICSICT 2008. 9th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-2185-5
Electronic_ISBN :
978-1-4244-2186-2
DOI :
10.1109/ICSICT.2008.4735046