DocumentCode :
2156179
Title :
An Automatic Power Estimation Methodology for FPGA-Based Digital Signal Processing Systems
Author :
Hao, Yongqi ; Zhang, Yan ; Zhang, Linsheng ; Liu, Li
Author_Institution :
Key Lab. of Network Oriented Intell. Comput., Harbin Inst. of Technol., Shenzhen, China
fYear :
2009
fDate :
17-19 Oct. 2009
Firstpage :
1
Lastpage :
4
Abstract :
With increasing design complexity of portable handheld devices, decreasing system power and energy consumption has become a key design metric. It is crucial for the designers to accurately evaluate the system power consumption in detail during the development process, especially for the power hungry digital system processing (DSP) system. This paper presents an automatic power estimation methodology, which can provide accurate dynamic power consumption distributions of DSP components implemented on Xilinx FPGAs. Additionally, the dependences of power consumption on system level parameters, including clock frequency, area utilization ratio and activity rate, are investigated from sensitivity metric. According to the experimental results, several power optimizations can be performed at the early stages of design flow.
Keywords :
digital signal processing chips; field programmable gate arrays; FPGA-based digital signal processing systems; automatic power estimation methodology; clock frequency; key design metric; sensitivity metric; Clocks; Design optimization; Digital signal processing; Energy consumption; Field programmable gate arrays; Frequency; Handheld computers; MATLAB; Signal design; Signal processing algorithms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image and Signal Processing, 2009. CISP '09. 2nd International Congress on
Conference_Location :
Tianjin
Print_ISBN :
978-1-4244-4129-7
Electronic_ISBN :
978-1-4244-4131-0
Type :
conf
DOI :
10.1109/CISP.2009.5304128
Filename :
5304128
Link To Document :
بازگشت