Title :
Design metrics for blind ADC-based wireline receivers
Author :
Sheikholeslami, Ali ; Tamura, H.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Toronto, Toronto, ON, Canada
Abstract :
ADC-based receivers use an ADC in the front end to convert the incoming signal to digital where significant equalization can be done in digital domain. These receivers can be classified as phase-tracking and blind architectures. In the former, the VCO phase is controlled through a feedback loop so as to sample the received data in the middle of the data eye. In the latter, the received signal is sampled with a blind clock, i.e. not in a loop, and the data at the center is obtained by data processing techniques such as data interpolation and extrapolation. This paper compares the two architectures in terms of their design complexity and cost, and derives equations that relate the required ADC resolution to channel loss and to the characteristics of the FFE/DFE that follow the ADC.
Keywords :
analogue-digital conversion; clock and data recovery circuits; analog-digital converter; blind ADC based wireline receivers; blind architecture; blind clock; clock and data recovery; data extrapolation; data interpolation; data processing techniques; phase tracking; Clocks; Decision feedback equalizers; Jitter; Receivers; Timing; Voltage-controlled oscillators;
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2013 IEEE
Conference_Location :
San Jose, CA
DOI :
10.1109/CICC.2013.6658468