Title :
A hardware/software partitioning technique with hierarchical design space exploration
Author :
Ondghiri, H. ; Kaminska, Bozena ; Rajski, Janusz
Author_Institution :
Ecole Polytech., Montreal, Que., Canada
Abstract :
This paper describes a new hardware/software partitioning approach based on a new use of hierarchical modeling. A set of DSP examples are considered for codesign on a specific architecture in order to accelerate their performance on a target architecture including a standard DSP processor running concurrently with a custom SIMD processor. Through this set of examples, we demonstrate the effectiveness that such a use of hierarchy offers; mainly the extent of the design space explored during codesign and the acceleration of DSP algorithms on the target architecture
Keywords :
digital signal processing chips; high level synthesis; DSP processor; algorithm; architecture; codesign; custom SIMD processor; design space; hardware/software partitioning; hierarchical model; Acceleration; Algorithm design and analysis; Application software; Computer architecture; Digital signal processing; Hardware; Object oriented modeling; Software algorithms; Software performance; Space exploration;
Conference_Titel :
Custom Integrated Circuits Conference, 1997., Proceedings of the IEEE 1997
Conference_Location :
Santa Clara, CA
Print_ISBN :
0-7803-3669-0
DOI :
10.1109/CICC.1997.606592