DocumentCode :
2158445
Title :
A 1.2 pJ/b 6.4 Gb/s 8+1-lane forwarded-clock receiver with PVT-variation-tolerant all-digital clock and data recovery in 28nm CMOS
Author :
Shuai Chen ; Hao Li ; Liqiong Yang ; Zongren Yang ; Weiwu Hu ; Chiang, Patrick Yin
Author_Institution :
Inst. of Comput. Technol., Beijing, China
fYear :
2013
fDate :
22-25 Sept. 2013
Firstpage :
1
Lastpage :
4
Abstract :
This paper presents an energy/area-efficient forwarded-clock receiver fabricated in a 28nm CMOS process. The receiver consists of 8 data lanes plus one forwarded-clock lane, and adopts a novel all-digital clock and data recovery (CDR) using a delay-locked loop (DLL). The all-digital DLL with calibration can generate accurate multiphase clocks for both duty-cycle correction and the data recovery in the presence of process variations. The all-digital DLL-based CDR can enter into open-loop mode after lock-in to reduce power and eliminate the clock dithering phenomenon. Furthermore, the CDR can re-lock in the closed-loop mode using a proposed update algorithm to track the temperature and voltage variations without disturbing the data recovery. Measurement results show that the receiver can operate at a data rate of 6.4 Gb/s with a BER<;10-12, consuming 7.5 mW per lane under a 0.85 V power supply. The core receiver occupies an area of 0.02 mm2 per lane.
Keywords :
CMOS digital integrated circuits; clocks; closed loop systems; delay lock loops; receivers; CMOS process; DLL; PVT-variation-tolerant all-digital clock; closed-loop; data recovery; delay-locked loop; energy/area-efficient forwarded-clock receiver; size 28 nm; Clocks; Delay lines; Delays; Detectors; Image edge detection; Receivers; Solid state circuits;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2013 IEEE
Conference_Location :
San Jose, CA
Type :
conf
DOI :
10.1109/CICC.2013.6658549
Filename :
6658549
Link To Document :
بازگشت