Title :
Efficient and reusable time-sharing architectures for equalizer structures
Author :
Meier, S.R. ; Schöbin, M.
Author_Institution :
Infineon Technol. AG, Munich, Germany
Abstract :
Efficient and reusable time-sharing architectures are derived, that allow the implementation of a time-domain equalizer and similar functions. The fact that the clock rates in modern sub-μm CMOS processes are much higher than the usually required sample rates can be exploited for a significant reduction of chip area. Special care is taken to preserve the known advantages of very efficient architectures like bitplane-based filter structures
Keywords :
CMOS digital integrated circuits; digital filters; equalisers; time-sharing systems; bitplane-based filter structures; chip area; clock rates; equalizer structures; sample rates; time-domain equalizer; time-sharing architectures; CMOS technology; Clocks; Equalizers; Finite impulse response filter; Hardware; Modems; Signal sampling; Throughput; Time domain analysis; Time sharing computer systems;
Conference_Titel :
Custom Integrated Circuits Conference, 2000. CICC. Proceedings of the IEEE 2000
Conference_Location :
Orlando, FL
Print_ISBN :
0-7803-5809-0
DOI :
10.1109/CICC.2000.852712