DocumentCode :
2160478
Title :
Reconfigurable decoder architectures for Raptor codes
Author :
Zeineddine, Hady ; Mansour, Mohammad M.
Author_Institution :
ECE Dept., American Univ. of Beirut, Beirut, Lebanon
fYear :
2011
fDate :
22-27 May 2011
Firstpage :
1669
Lastpage :
1672
Abstract :
Decoder architectures for architecture-aware Raptor codes having regular message access-and-processing patterns are presented. Raptor codes are a class of concatenated codes composed of a fixed-rate precode and a Luby-Transform (LT) code that can be used as rate-less error-correcting codes over communication channels. In the proposed approach, the decoding procedure is mapped to row processing of a regular matrix, which adapts effectively to the code´s randomness and degree-irregularity. This is achieved by 1) developing reconfigurable check node processors that attain a constant throughput while processing LT- and LDPC-nodes of varying degrees and numbers, 2) applying pseudo-random permutation on the communicated messages, and 3) computing bit-to-check messages in a serial, temporally distributed manner. A serial decoder for a rate-0.4 code implementing the proposed approach was synthesized in 65nm CMOS technology. Hardware simulations show that the decoder achieves a throughput of 22Mb/s at BER of 10-6, dissipates an average power of 222mW and occupies an area of 1.77mm2. A range of partially-parallel decoders with desired throughput can be designed by replicating the processing nodes of a serial decoder.
Keywords :
CMOS integrated circuits; codecs; error correction codes; error statistics; parity check codes; transform coding; BER; CMOS technology; LDPC-nodes; Luby-transform code; architecture-aware Raptor codes; communication channels; fixed-rate precode; hardware simulations; message access-and-processing patterns; partially-parallel decoders; processing nodes; rate-less error-correcting codes; reconfigurable check node processors; reconfigurable decoder architectures; serial decoder; Adders; Computer architecture; Decoding; Iterative decoding; Reliability; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Acoustics, Speech and Signal Processing (ICASSP), 2011 IEEE International Conference on
Conference_Location :
Prague
ISSN :
1520-6149
Print_ISBN :
978-1-4577-0538-0
Electronic_ISBN :
1520-6149
Type :
conf
DOI :
10.1109/ICASSP.2011.5946820
Filename :
5946820
Link To Document :
بازگشت