DocumentCode :
2160627
Title :
Short destabilizing paths in timing verification
Author :
LLopis, R. Peset ; Xirgo, Ll Ribas ; Bordoll, J. Carrabina
Author_Institution :
Centro Nacional de Microelectronica, Univ. Autonoma de Barcelona, Spain
fYear :
1994
fDate :
10-12 Oct 1994
Firstpage :
160
Lastpage :
163
Abstract :
Designing an optimal clocking scheme for a sequential circuit requires accurate knowledge of the delay of its longest sensitizable and of its shortest destabilizing path. However, there is a large imbalance in the research effort spent on both types of paths. This paper tries to compensate this imbalance, by presenting a new destabilizing criterion, for which it will be proved that it leads to correct optimal clocking schemes. Furthermore, this paper results in clocking schemes which are tighter in comparison with those presented in literature
Keywords :
delays; flip-flops; optimisation; sequential circuits; clocking schemes; delay; destabilizing criterion; longest sensitizable path; optimal clocking scheme; sequential circuit; short destabilizing paths; shortest destabilizing path; timing verification; Clocks; Delay effects; Delay estimation; Digital systems; Feedback; Feeds; Latches; Propagation delay; Sequential circuits; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1994. ICCD '94. Proceedings., IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-6565-3
Type :
conf
DOI :
10.1109/ICCD.1994.331879
Filename :
331879
Link To Document :
بازگشت