DocumentCode :
2161391
Title :
Deep sub-100 nm CMOS with ultra low gate sheet resistance by NiSi
Author :
Qi Xiang ; Christy Woo ; Paton, E. ; Foster, J. ; Bin Yu ; Ming-Ren Lin
Author_Institution :
Technol. Dev. Group, Adv. Micro Devices Inc., Sunnyvale, CA, USA
fYear :
2000
fDate :
13-15 June 2000
Firstpage :
76
Lastpage :
77
Abstract :
CMOS devices down to 50 nm gate length were fabricated with NiSi salicide for the first time. Edge effects of Ni-polycide formation, enhanced by a recessed spacer, results in gate Rs roll-off with poly line width. Ultra low /spl sim/2 /spl Omega///spl square/ gate Rs is achieved for 50 nm line width with low junction leakage. Source/drain series resistance is significantly reduced and, consequently, drive current is improved with NiSi. Ring oscillator speed measurements showed significant improvement in gate delay with NiSi, especially for the ring oscillators made with large gate width devices.
Keywords :
CMOS integrated circuits; integrated circuit metallisation; nickel compounds; 100 nm; CMOS device; NiSi; NiSi salicide; gate sheet resistance; polycide formation; ring oscillator; CMOS technology; Contact resistance; Diodes; Fabrication; Implants; MOSFET circuits; Ring oscillators; Silicidation; Space technology; Temperature;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 2000. Digest of Technical Papers. 2000 Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-6305-1
Type :
conf
DOI :
10.1109/VLSIT.2000.852776
Filename :
852776
Link To Document :
بازگشت