Title :
Testability analysis for test generation in synchronous sequential circuits
Author :
Wolber, R. ; Gläser, U. ; Vierhaus, H.T.
Author_Institution :
Inst. Syst. Design Technol., German Nat. Res. Center for Comput. Sci., St. Augustin, Germany
Abstract :
Due to the complexity of test generation for stuck-at-faults in synchronous sequential circuits and the permanently increasing problem-size, algorithms solving this problem cannot work with acceptable CPU-time, even on computer systems with very high performance. Relating to this context this paper presents a new testability analysis guiding algorithms for sequential test generation. This testability analysis consists of two separated parts: First, a new technique for the detection of untestable stuck-at-faults; second, heuristics used to guide the decision process in test generation algorithms. Experimental results of sequential benchmark circuits allow us to conclude that our testability analysis provides less CPU-time for sequential test generation than other well-known testability analysis tools
Keywords :
fault location; logic testing; sequential circuits; sequential benchmark circuits; sequential test generation; stuck-at-faults; synchronous sequential circuits; test generation; testability analysis; testability analysis tools; Circuit faults; Circuit testing; Electrical fault detection; Fault detection; Integrated circuit testing; Sequential analysis; Sequential circuits; Synchronous generators; System testing; Time measurement;
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1994. ICCD '94. Proceedings., IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-6565-3
DOI :
10.1109/ICCD.1994.331924