DocumentCode :
2161545
Title :
Design methodology of multiple-valued logic voltage-mode storage circuits
Author :
Thoidis, I. ; Soudris, D. ; Karafyllidis, I. ; Thanailakis, A. ; Stouraitis, T.
Author_Institution :
Dept. of Electr. & Comput. Eng., Democritus Univ. of Thrace, Xanthi, Greece
Volume :
2
fYear :
1998
fDate :
31 May-3 Jun 1998
Firstpage :
125
Abstract :
A novel methodology designing for multiple-valued logic voltage-mode storage circuits is introduced. Using the proposed inverter-based unit, uni-signal controlled pass gates and True Single-Phase Clocked Logic-based output units, efficient r-ary (where r is the radix) dynamic and pseudo-static latches can be designed. They exhibit regular, modular, and iterative structure, which means that the for multiple-valued logic circuits are VLSI implementable. Also, these circuits use two kinds of MOS transistors, i.e., enhancement and depletion mode. Since we use only the clock signal, an additional contribution to low power dissipation of the derived circuits has been made. Comparisons with existing circuits prove substantial improvements in terms of speed, power consumption, and transistor count
Keywords :
MOS logic circuits; VLSI; flip-flops; logic design; multivalued logic circuits; VLSI implementation; depletion mode MOSFETs; design methodology; dynamic latches; enhancement mode MOSFETs; inverter-based unit; iterative structure; modular structure; multiple-valued logic; power consumption; pseudo-static latches; true single-phase clocked logic; uni-signal controlled pass gates; voltage-mode storage circuits; Clocks; Design methodology; Energy consumption; Latches; Logic circuits; Logic design; MOSFETs; Power dissipation; Very large scale integration; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
Type :
conf
DOI :
10.1109/ISCAS.1998.706857
Filename :
706857
Link To Document :
بازگشت