DocumentCode :
2161613
Title :
Path-delay fault simulation for a standard scan design methodology
Author :
Kang, Sungho ; Law, Wai-on ; Underwood, Bill
Author_Institution :
Dept. of Electr. Eng., Yonsei Univ., Seoul, South Korea
fYear :
1994
fDate :
10-12 Oct 1994
Firstpage :
359
Lastpage :
362
Abstract :
In spite of using scan designs, there remain serious problems concerning the generation and confirmation of test vectors for potential timing problems. Most of the available test generators and the only fault simulators reported for path-delay faults in scan designs rely upon the use of augmented scan flip-flops to convert the timing vector problem to a purely combinational one. This paper describes a path-delay fault simulator for standard scan environments, based on the parallel-pattern-single-fault-propagation technique
Keywords :
circuit analysis computing; combinatorial circuits; delays; logic CAD; logic testing; augmented scan flip-flops; combinational circuits; fault simulators; parallel-pattern-single-fault-propagation technique; path-delay fault simulation; path-delay faults; scan designs; standard scan design methodology; test generators; timing problems; timing vector problem; Circuit faults; Circuit testing; Delay; Design methodology; Electrical fault detection; Fault detection; Flip-flops; Hazards; Robustness; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1994. ICCD '94. Proceedings., IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-6565-3
Type :
conf
DOI :
10.1109/ICCD.1994.331926
Filename :
331926
Link To Document :
بازگشت