DocumentCode :
2161674
Title :
Two-phase logic design by hardware flowcharts
Author :
Covey, Kevin ; Murdock, S. ; Shiple, Thomas
Author_Institution :
Nat. Semicond. Corp., Santa Clara, CA, USA
fYear :
1994
fDate :
10-12 Oct 1994
Firstpage :
368
Lastpage :
380
Abstract :
Two-phase logic design is a technique that has long been used in the IC industry to increase data throughput and improve silicon efficiency. The approach to this technique has often been adhoc due to its departure from the formal techniques of edge-triggered design taught in universities. This paper presents a formal and structured approach to two-phase logic design that we have been successfully using in the design of embedded controllers at National Semiconductor since 1990. It is both rigorous and fully compatible with HSIS, a formal verification tool from UC Berkeley
Keywords :
controllers; formal verification; logic design; HSIS; National Semiconductor; edge-triggered design; embedded controllers; formal verification tool; hardware flowcharts; two-phase logic design; Clocks; Computer industry; Data engineering; Design engineering; Flowcharts; Hardware design languages; Logic design; Shipbuilding industry; Silicon; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1994. ICCD '94. Proceedings., IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-6565-3
Type :
conf
DOI :
10.1109/ICCD.1994.331930
Filename :
331930
Link To Document :
بازگشت