DocumentCode :
2161719
Title :
Latch design for transient pulse tolerance
Author :
Cha, Hungse ; Patel, Janak H.
Author_Institution :
Center for Reliable & High Performance Comput., Illinois Univ., Urbana, IL, USA
fYear :
1994
fDate :
10-12 Oct 1994
Firstpage :
385
Lastpage :
388
Abstract :
Previous work on radiation hardening has focused on designing memory elements to tolerate direct hits by high energy particles. The study of latch designs to tolerate high energy particle induced transient pulses arising in the combinational part of the circuit and traveling to the inputs of DFFs has been, ignored. In this work, we look at ways to slow down the input stage of latches by inserting resistances to tolerate transient pulses. Fault injection experiments indicates that most of the transient pulses can be tolerated with 7.5 ns penalty in performance, at least for the ISCAS-89 benchmark circuits. In circuits for critical systems, this penalty may be acceptable. Furthermore, this is not the best case penalty since the DFF can be individually optimized for the circuit and the transient pulse width can be somewhat shortened through redesign. Therefore, this is a viable approach for tolerating transient pulses in VLSI circuits used in critical systems
Keywords :
VLSI; flip-flops; logic design; radiation hardening (electronics); transients; ISCAS-89 benchmark circuits; VLSI circuits; direct hits; fault injection; high energy particles; latch design; memory elements; radiation hardening; transient pulse tolerance; transient pulses; Alpha particles; Circuit faults; Fault tolerance; Flip-flops; Latches; Protection; Pulse circuits; Resistors; Single event transient; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design: VLSI in Computers and Processors, 1994. ICCD '94. Proceedings., IEEE International Conference on
Conference_Location :
Cambridge, MA
Print_ISBN :
0-8186-6565-3
Type :
conf
DOI :
10.1109/ICCD.1994.331932
Filename :
331932
Link To Document :
بازگشت