Title :
pvFPGA: Accessing an FPGA-based hardware accelerator in a paravirtualized environment
Author :
Wei Wang ; Bolic, Miodrag ; Parri, Jonathan
Author_Institution :
Comput. Archit. Res. Group, Univ. of Ottawa, Ottawa, ON, Canada
fDate :
Sept. 29 2013-Oct. 4 2013
Abstract :
In this paper we present pvFPGA, the first system design solution for virtualizing an FPGA-based hardware accelerator on the x86 platform. Our design adopts the Xen virtual machine monitor (VMM) to build a paravirtualized environment, and a Xilinx Virtex-6 as an FPGA accelerator. The accelerator communicates with the x86 server via PCI Express (PCIe). In comparison to the recent accelerator virtualization solutions which primarily intercept and redirect API calls to the hosted or privileged domain´s user space, pvFPGA virtualizes an FPGA accelerator directly at the lower device driver level. This gives rise to higher efficiency and lower overhead. In pvFPGA, each unprivileged domain allocates a shared data pool for both user-kernel and inter-domain data transfer. In addition, we propose a new component, the coprovisor, which enables multiple domains to simultaneously access an FPGA accelerator. The experimental results have shown that 1) pvFPGA achieves close-to-zero overhead compared to accessing the FPGA accelerator without the VMM layer, 2) the FPGA accelerator is successfully shared by multiple domains, and 3) distributing different maximum data transfer bandwidths to different domains is achieved by regulating the size of the shared data pool at the split driver loading time.
Keywords :
electronic data interchange; field programmable gate arrays; peripheral interfaces; virtual machines; API calls; FPGA accelerator; FPGA-based hardware accelerator; PCI express; PCIe; VMM; Xen virtual machine monitor; Xilinx Virtex-6; accelerator virtualization solutions; close-to-zero overhead; driver level; inter-domain data transfer; maximum data transfer bandwidths; multiple domains; paravirtualized environment; pvFPGA achieves; shared data pool; split driver loading time; system design solution; user space; user-kernel data transfer; x86 platform; x86 server; Aerospace electronics; Field programmable gate arrays; Hardware; Kernel; Servers; Virtual machine monitors; Virtualization; FPGA; coprovisor; hardware accelerator; paravirtualization; pvFPGA; shared data pool;
Conference_Titel :
Hardware/Software Codesign and System Synthesis (CODES+ISSS), 2013 International Conference on
Conference_Location :
Montreal, QC
DOI :
10.1109/CODES-ISSS.2013.6658997