DocumentCode :
2162161
Title :
A highly versatile 0.18 /spl mu/m CMOS technology with dense embedded SRAM
Author :
Bhat, M. ; Shi, S. ; Grudowski, P. ; Feng, C. ; Lee, B. ; Nagabushnam, R. ; Moench, J. ; Gunderson, C. ; Schani, P. ; Day, L. ; Bishop, S. ; Tian, H. ; Chung, J. ; Lage, C. ; Ellis, J. ; Herr, N. ; Gilbert, P. ; Das, A. ; Nkansah, F. ; Woo, M. ; Wilson, M
Author_Institution :
Motorola Inc., Austin, TX, USA
fYear :
2000
fDate :
13-15 June 2000
Firstpage :
166
Lastpage :
167
Abstract :
Summary form only given. We report on a 3.3 V/2.5 V compatible, 1.5 V high performance dense CMOS SRAM technology utilizing a 2.74 um/sup 2/ 6-T bitcell. This 0.18 /spl mu/m CMOS process with a nominal 0.13 /spl mu/m gate poly and a 30 /spl Aring/ gate oxide utilizes aggressive interwell isolation, enhanced self-aligned local interconnect, low-K interlevel dielectric, and scaled copper metallization. In addition, the technology allows for low leakage, high density and SER resistant embedded SRAM applications by allowing integration of low leakage array transistors, buried channel pMOS loads, self-aligned contacts and triple well in the memory array. Finally, this integration includes a 70 /spl Aring//30 /spl Aring/ DGO technology for 3.3 V interfaces. High performance 6-T bitcell operation, 8 Mb stand-alone SRAM yield and high performance DSP circuit with 4 Mb embedded memory with this aggressively scaled bitcell has been successfully demonstrated. Cell currents of 85 /spl mu/A has been achieved for a supply voltage of 1.5 V while maintaining static noise margin in excess of 220 mV.
Keywords :
CMOS memory circuits; SRAM chips; integrated circuit technology; 0.18 micron; 1.5 V; 30 A; 4 Mbit; 6-T bitcell; 70 A; 8 Mbit; 85 muA; CMOS technology; Cu; DGO technology; SER resistant embedded SRAM applications; aggressive interwell isolation; buried channel pMOS loads; dense CMOS SRAM technology; dense embedded SRAM; enhanced self-aligned local interconnect; high performance DSP circuit; low leakage array transistors; low-K interlevel dielectric; memory array; scaled Cu metallization; self-aligned contacts; six transistor cell; triple well; CMOS process; CMOS technology; Copper; Dielectrics; Digital signal processing; Integrated circuit interconnections; Isolation technology; Metallization; Random access memory; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 2000. Digest of Technical Papers. 2000 Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-6305-1
Type :
conf
DOI :
10.1109/VLSIT.2000.852811
Filename :
852811
Link To Document :
بازگشت