DocumentCode :
2162371
Title :
Design of sub-100 nm CMOSFETs: gate dielectrics and channel engineering
Author :
Seungheon Song ; Kim, W.S. ; Lee, J.S. ; Choe, T.H. ; Choi, J.H. ; Kang, M.S. ; Chung, U.I. ; Lee, N.I. ; Fujihara, K. ; Kang, H.K. ; Lee, S.I. ; Lee, M.Y.
Author_Institution :
Semicond. R&D Div., Samsung Electron. Co. Ltd., Kyunggi, South Korea
fYear :
2000
fDate :
13-15 June 2000
Firstpage :
190
Lastpage :
191
Abstract :
Sub-100 nm CMOS transistors with ultra-thin gate dielectrics below 2.0 nm were fabricated and characterized. Super-steep retrograde channel profiles using boron (NMOS) or arsenic (PMOS) channel implantation followed by selective epitaxial growth of undoped-Si were found to effectively reduce short-channel effect and improve current drivability even in the sub-100 nm regime. For NMOS, indium implanted devices showed better short-channel immunity, however, no improvement in current drivability was observed. Optimization of the gate oxide thickness versus gate length was investigated in the presence of direct tunneling leakages and for the first time, an experimental guideline of oxide scaling is proposed. For PMOS, to suppress boron penetration, sub-2.0 nm stack gate dielectrics of oxynitride and LPCVD nitride were developed, which showed excellent transistor characteristics.
Keywords :
CMOS integrated circuits; MOSFET; arsenic; boron; dielectric thin films; elemental semiconductors; indium; ion implantation; leakage currents; nitridation; oxidation; silicon; tunnelling; 100 nm; 2 nm; CMOS transistors; CMOSFETs; LPCVD nitride; NMOS; PMOS; Si:B,As,In; arsenic channel implantation; boron channel implantation; boron penetration; channel engineering; current drivability; direct tunneling leakages; gate dielectrics; gate length; gate oxide thickness; indium implanted devices; oxide scaling; oxynitride; selective epitaxial growth; short-channel effect; short-channel immunity; stack gate dielectrics; super-steep retrograde channel profiles; transistor characteristics; ultra-thin gate dielectrics; undoped-Si; Boron; CMOSFETs; Design engineering; Dielectric measurements; Guidelines; High-K gate dielectrics; Leakage current; Logic; MOS devices; MOSFETs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 2000. Digest of Technical Papers. 2000 Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-6305-1
Type :
conf
DOI :
10.1109/VLSIT.2000.852821
Filename :
852821
Link To Document :
بازگشت