Title :
Design and analysis of CMOS ring oscillator using 45 nm technology
Author :
Sikarwar, V. ; Yadav, Nakul ; Akashe, Shyam
Author_Institution :
ITM Univ., Gwalior, India
Abstract :
This paper represents the design and analysis of ring oscillator using cadence virtuoso tool in 45 nm technology. Ring oscillator consists of odd number of stages with feedback circuit which forms a closed loop in which each stage output depends on the previous stage. In this paper, nine stage ring oscillator have been designed with a capacitor of 1 fF at each stage and simulated for various parameters such as delay, noise, jitter and power consumption. Power consumption, jitter, noise have been reduced in nine stage ring oscillator. Periodic steady state response of ring oscillator is also observed. Power consumption is reduced by 18.9%.
Keywords :
CMOS integrated circuits; circuit feedback; circuit noise; integrated circuit design; jitter; oscillators; CMOS ring oscillator; cadence virtuoso tool; capacitance 1 fF; capacitor; delay; feedback circuit; jitter; noise; periodic steady state response; power consumption; size 45 nm; Delays; Inverters; Jitter; Phase noise; Power demand; Ring oscillators; CMOS; periodic steady state response (PSS); power consumption; ring oscillator;
Conference_Titel :
Advance Computing Conference (IACC), 2013 IEEE 3rd International
Conference_Location :
Ghaziabad
Print_ISBN :
978-1-4673-4527-9
DOI :
10.1109/IAdCC.2013.6514447