Title :
Development of optimum addition algorithm using modified parallel hybrid signed digit (MPHSD) technique
Author :
Awasthi, V. ; Raj, Kannan
Author_Institution :
ECE Dept., C.S.J.M. Univ., Kanpur, India
Abstract :
Signed digit (SD) number systems provide the possibility of constant-time addition, where interdigit carry propagation is eliminated. In this paper, two classes of parallel adder are surveyed with an asynchronous adder based on their delay, area and power characteristics. With the development of high speed processors, a tradeoff is always required between area and execution time to yield the most suitable implementation with low power consumption. In this paper, we proposed an optimum high speed fast adder algorithm by using signed and hybrid signed digit algorithms. This modified parallel hybrid signed digit (MPHSD) adder has high speed and less area as compare to conventional adders like ripple carry adder and carry lookahead adder. The MPHSD adder require few more configuration logic blocks (CLB´s) because of redundant logic to optimize execution time with area and power. A relative merits and demerits is also evaluated by performing a detailed analysis in terms of its cost and performance.
Keywords :
adders; CLB; MPHSD technique; adder area characteristics; adder delay characteristics; adder power characteristics; asynchronous adder; configuration logic block; constant-time addition; interdigit carry propagation; modified parallel hybrid signed digit technique; optimum addition algorithm; parallel adder; redundant logic; signed digit number system; Adders; Algorithm design and analysis; Delays; Logic gates; Redundancy; Silicon; Very large scale integration; Carry-free addition; Hybrid Signed-Digit Number System; Low power design; Redundant Number Representation; Ripple Carry Adder; Signed-Digit Arithmetic;
Conference_Titel :
Advance Computing Conference (IACC), 2013 IEEE 3rd International
Conference_Location :
Ghaziabad
Print_ISBN :
978-1-4673-4527-9
DOI :
10.1109/IAdCC.2013.6514450