DocumentCode :
2163277
Title :
Performance analysis for an important class of parallel-processing networks
Author :
Ziavras, Sotirios G.
Author_Institution :
Dept. of Electr. & Comput. Eng., New Jersey Inst. of Technol., Newark, NJ, USA
fYear :
1996
fDate :
12-14 Jun 1996
Firstpage :
500
Lastpage :
506
Abstract :
This paper presents performance and feasibility analyses for important mesh-connected architectures that contain sparse broadcast buses. Two basic architectures, that implement bus intersections differently, are given special attention. The first architecture simply allows row/column bus crossovers. The second architecture has separable buses and implements such intersections with switches for further flexibility. Both architectures have lower cost than the mesh with multiple broadcast, which has buses spanning each row and each column, but the former architectures maintain to a high extent the powerful properties of the latter mesh. The architecture with separable buses is shown to often perform better than the higher-cost mesh with multiple broadcast. Architectures with separable buses that employ store-and-forward routing often perform better than architectures with contiguous buses that employ high-cost wormhole routing. All these architectures are evaluated in reference to cost, and efficiency in implementing several important operations and application algorithms. The results prove that these architectures are very promising alternatives to the mesh with multiple broadcast; in addition, their implementation is cost-effective and feasible
Keywords :
computational complexity; multiprocessor interconnection networks; parallel architectures; performance evaluation; feasibility; mesh-connected architectures; multiple broadcast; performance; row/column bus crossovers; separable buses; sparse broadcast buses; wormhole routing; Algorithm design and analysis; Broadcast technology; Broadcasting; Computational Intelligence Society; Computer architecture; Costs; Performance analysis; Routing; Switches; Technological innovation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel Architectures, Algorithms, and Networks, 1996. Proceedings., Second International Symposium on
Conference_Location :
Beijing
ISSN :
1087-4089
Print_ISBN :
0-8186-7460-1
Type :
conf
DOI :
10.1109/ISPAN.1996.509032
Filename :
509032
Link To Document :
بازگشت