DocumentCode :
2163323
Title :
A high performance D-flip flop design with low power clocking system using MTCMOS technique
Author :
Dobriyal, P. ; Sharma, Kamna ; Sethi, M. ; Sharma, Gitika
Author_Institution :
Maharaja Surajmal Inst. of Technol., New Delhi, India
fYear :
2013
fDate :
22-23 Feb. 2013
Firstpage :
1524
Lastpage :
1528
Abstract :
Power consumption plays an important role in any integrated circuit and is listed as one of the top three challenges in International technology roadmap for semiconductors. In any integrated circuit, clock distribution network and flip -flop consumes large amount of power as they make maximum number of internal transitions. In this paper, various techniques for implementing flip-flops with low power clocking system are analyzed. Among those techniques clocked pair shared flip-flop (CPSFF) consume least power than conditional data mapping flip flop (CDMFF), conditional discharge flip flop (CDFF) and conventional double edge triggered flip-flop (DEFF). We propose a novel CPSFF using Multi-Threshold voltage CMOS (MTCMOS) technique which reduces the power consumption by approximately 20% to 70% than the original CPSFF. In addition, to build a clocking system, double edge triggering and low swing clocking can be easily incorporated into the new flip-flop.
Keywords :
CMOS logic circuits; clock distribution networks; flip-flops; logic design; low-power electronics; power consumption; CDFF; CDMFF; CPSFF; D-flip flop design; DEFF; MTCMOS technique; clock distribution network; clocked pair shared flip-flop; conditional data mapping flip flop; conditional discharge flip flop; conventional double edge triggered flip-flop; double edge triggering; integrated circuit; internal transitions; international technology roadmap; low power clocking system; low swing clocking; multithreshold voltage CMOS technique; power consumption; semiconductors; Clocks; Flip-flops; Leakage currents; Power demand; Switching circuits; Transistors; Very large scale integration; MTCMOS; flip-flop; low power integrated circuit; power delay product;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advance Computing Conference (IACC), 2013 IEEE 3rd International
Conference_Location :
Ghaziabad
Print_ISBN :
978-1-4673-4527-9
Type :
conf
DOI :
10.1109/IAdCC.2013.6514453
Filename :
6514453
Link To Document :
بازگشت