Title :
Modified half rail differential logic for reduced internal logic swing
Author :
Won, Jae-Hee ; Choi, Kiyoung
Author_Institution :
Sch. of Electr. Eng., Seoul Nat. Univ., South Korea
fDate :
31 May-3 Jun 1998
Abstract :
A modified version of half rail differential logic (HRDL) for reduced internal logic swing is proposed in this paper. The reduced internal voltage swing contributes to lower power consumption when the logic tree implements complex Boolean function. To illustrate the efficiency of the modified logic in power consumption, SPICE simulation results of various logic tree heights for XOR are shown
Keywords :
Boolean functions; SPICE; logic gates; Boolean function; SPICE simulation; XOR gate; charge recycling; half rail differential logic; internal voltage swing; logic tree; power consumption; Boolean functions; Built-in self-test; CMOS logic circuits; Energy consumption; Power dissipation; Rails; Recycling; SPICE; Switches; Voltage;
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
DOI :
10.1109/ISCAS.1998.706865