DocumentCode :
2164030
Title :
Design of high speed hybrid carry select adder
Author :
Parmar, S. ; Singh, K.P.
Author_Institution :
Electron. & Commun. Eng. Dept., Sachdeva Eng. Coll. for Girls, Gharuan, India
fYear :
2013
fDate :
22-23 Feb. 2013
Firstpage :
1656
Lastpage :
1663
Abstract :
The paper describes the power and area efficient carry select adder (CSA). Firstly, CSA is one of the fastest adders used in many data-processing systems to perform fast arithmetic operations. Secondly, CSA is intermediate between small areas but longer delay Ripple Carry Adder (RCA) and a larger area with shorter delay carry look-ahead adder. Third, there is still scope to reduce area in CSA by introduction of some add-one scheme. In Modified Carry Select Adder (MCSA) design, single RCA and BEC are used instead of dual RCAs to reduce area and power consumption with small speed penalty. The reason for area reduction is that, the number of logic gates used to design a BEC is less than the number of logic gates used for a RCA design. Thus, importance of BEC logic comes from the large silicon area reduction when designing MCSA for large number of bits. MCSA architectures are designed for 8-bit, 16-bit, 32-bit and 64-bit respectively. The design has been synthesized at 90nm process technology targeting using Xilinx Spartan-3 device. Comparison results of modified CSA with conventional CSA show better results and improvements.
Keywords :
adders; carry logic; logic design; logic gates; BEC design; BEC logic; MCSA architecture; MCSA design; RCA design; Xilinx Spartan-3 device; area efficient carry select adder; carry look-ahead adder; data-processing system; fast arithmetic operation; high speed hybrid carry select adder design; logic gate; modified carry select adder; power consumption; power efficient CSA; ripple carry adder; silicon area reduction; single RCA; size 90 nm; speed penalty; Adders; Computer architecture; Delays; Equations; Logic gates; Mathematical model; Multiplexing; Adder; CSA; MCSA; area; delay;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advance Computing Conference (IACC), 2013 IEEE 3rd International
Conference_Location :
Ghaziabad
Print_ISBN :
978-1-4673-4527-9
Type :
conf
DOI :
10.1109/IAdCC.2013.6514477
Filename :
6514477
Link To Document :
بازگشت